# 8202A DYNAMIC RAM CONTROLLER - Provides All Signals Necessary to Control 2117, or 2118 Dynamic Memories - Directly Addresses and Drives Up to 64K Bytes Without External Drivers - Provides Address Multiplexing and Strobes - Provides a Refresh Timer and a Refresh Counter - Refresh Cycles May be Internally or Externally Requested - **Provides Transparent Refresh Capability** - Fully Compatible with Intel® 8080A, 8085A, iAPX 88, and iAPX 86 Family Microprocessors - Decodes CPU Status for Advanced Read Capability with the 8202A-1 or 8202A-3 - Provides System Acknowledge and Transfer Acknowledge Signals - Internal Clock Capability with the 8202A-1 or 8202A-3 The Intel® 8202A is a Dynamic Ram System Controller designed to provide all signals necessary to use 2117 or 2118 Dynamic RAMs in microcomputer systems. The 8202A provides multiplexed addresses and address strobes, as well as refresh/access arbitration. The 8202A-1 or 8202A-3 support an internal crystal oscillator. 6-1 **Table 1. Pin Descriptions** | | T=: | ī | | |------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Pin<br>No. | Туре | Name and Function | | ALO | 6 | [ı | Address Low: CPU address in- | | AL <sub>1</sub> | 8 | į i | puts used to generate memory | | AL2 | 10 | l I | row address. | | AL3 | 12 | ı | | | AL <sub>4</sub> | 14 | ı | `` | | AL <sub>5</sub> | 16 | 1 | , | | AL <sub>6</sub> / | 18 | 1 | | | AHO | 5 | ı | Address High: CPU address in- | | AH <sub>1</sub> | 4 | 1 | puts used to generate memory | | AH <sub>2</sub> | 3 | 1 | column address. | | AH3 | 2 | 1 | | | AH <sub>4</sub> | 1 | 1 | | | AH <sub>5</sub> | 39 | 1 | | | AH <sub>6</sub> | 38 | 1 | | | BO<br>B <sub>1</sub> /OP <sub>1</sub> | 24<br>25 | 1 | Bank Select Inputs: Used to gate the appropriate RAS <sub>0</sub> -RAS <sub>3</sub> output for a memory cycle. B <sub>1</sub> /OP <sub>1</sub> option used to select the Advanced Read Mode. | | PCS | 33 | | Protected Chip Select: Used to enable the memory read and write inputs. Once a cycle is started, it will not abort even if PCS goes inactive before cycle completion. | | WR | 31 | ı | Memory Write Request. | | RD/S1 | 32 | ı | Memory Read Request: S1 function used in Advanced Read mode selected by OP <sub>1</sub> (pin 25). | | REFRQ/<br>ALE | 34 | 1 | External Refresh Request: ALE function used in Advanced Read mode, selected by OP 1 (pin 25). | | OUT <sub>0</sub><br>OUT <sub>1</sub><br>OUT <sub>2</sub><br>OUT <sub>3</sub><br>OUT <sub>4</sub><br>OUT <sub>5</sub><br>OUT <sub>6</sub> | 7<br>9<br>11<br>13<br>15<br>17 | 0 0 0 0 0 0 0 | Output of the Multiplexer: These outputs are designed to drive the addresses of the Dynamic RAM array. (Note that the OUT <sub>0-6</sub> pins do not require inverters or drivers for proper operation.) | | WE | 28 | 0 | Write Enable: Drives the Write Enable inputs of the Dynamic RAM array. | | CAS | 27 | 0 | Column Address Strobe: This output is used to latch the Column Address into the Dynamic RAM array. | | Symbol | Pin<br>No. | Туре | Name and Function | |------------------------------------------------------------------------------|----------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RAS <sub>0</sub><br>RAS <sub>1</sub><br>RAS <sub>2</sub><br>RAS <sub>3</sub> | 21<br>22<br>23<br>26 | 0<br>0<br>0 | Row Address Strobe: Used to latch the Row Address into the bank of dynamic RAMs, selected by the 8202A Bank Select pins (B <sub>0</sub> , B <sub>1</sub> /OP <sub>1</sub> ). | | XACK | 29 | 0 | Transfer Acknowledge: This output is a strobe indicating valid data during a read cycle or data written during a write cycle. XACK can be used to latch valid data from the RAM array. | | SACK | 30 | o | System Acknowledge: This output indicates the beginning of a memory access cycle. It can be used as an advanced transfer acknowledge to eliminate wait states. (Note: If a memory access request is made during a refresh cycle, SACK is delayed until XACK in the memory access cycle). | | (X <sub>0</sub> ) OP <sub>2</sub><br>(X <sub>1</sub> ) CLK | 36<br>37 | 1/0 | Oscillator Inputs: These inputs are designed for a quartz crystal to control the frequency of the oscillator. If $X_0/OP_2$ is connected to a 1K $\Omega$ resistor pulled to +12V then $X_1/CLK$ becomes a TTL input for an external clock. | | N.C. | 35 | | Reserved for future use. | | Vcc | 40 | | Power Supply:+5V. | | GND | 20 | | Ground. | NOTE: Crystal mode for the 8202A-1 or 8202A-3 only. Figure 3. Crystal Operation for the 8202A-1 and the 8202A-3 # **Functional Description** The 8202A provides a complete dynamic RAM controller for microprocessor systems as well as expansion memory boards. All of the necessary control signals are provided for 2117 and 2118 dynamic RAMs. All 8202A timing is generated from a single reference clock. This clock is provided via an external oscillator or an on chip crystal oscillator. All output signal transitions are synchronous with respect to this clock reference, except for the CPU handshake signals SACK and XACK (trailing edge). CPU memory requests normally use the RD and WR inputs. The advanced READ mode allows ALE and S1 to be used in place of the RD input. Failsafe refresh is provided via an internal refresh timer which generates internal refresh requests. Refresh requests can also be generated via the REFRQ input. An on-chip synchronizer/arbiter prevents memory and refresh requests from affecting a cycle in progress. The READ, WRITE, and external REFRESH requests may be asynchronous to the 8202A clock; on-chip logic will synchronize the requests, and the arbiter will decide if the requests should be delayed, pending completion of a cycle in progress. #### Option Selection The 8202A has two strapping options. When $OP_1$ is selected (16K mode only), pin 32 changes from a RD input to an S1 input, and pin 34 changes from a REFREQ input to an ALE input. See "Refresh Cycles" and "Read Cycles" for more detail. $OP_1$ is selected by tying pin 25 to $\pm$ 12V through a 5.1K ohm resistor on the 8202A-1 or 8202A-3 only. When OP<sub>2</sub> is selected, by connecting pin 36 to +12V through a 1K ohm resistor, pin 37 changes from a crystal input (X<sub>1</sub>) to the CLK input for an external TTL clock. #### Refresh Timer The refresh timer is used to monitor the time since the last refresh cycle occurred. When the appropriate amount of time has elapsed, the refresh timer will request a refresh cycle. External refresh requests will reset the refresh timer. #### Refresh Counter The refresh counter is used to sequentially refresh all of the memory's rows. The 8-bit counter is incremented after every refresh cycle. # **Address Multiplexer** The address multiplexer takes the address inputs and the refresh counter outputs, and gates them onto the address outputs at the appropriate time. The address outputs, in conjunction with the RAS and CAS outputs, determine the address used by the dynamic RAMs for read, write, and refresh cycles. During the first part of a read or write cycle, ALO-AL6 are gated to OUTO-OUT6, then AHO-AH6 are gated to the address outputs. During a refresh cycle, the refresh counter is gated onto the address outputs. All refresh cycles are RAS-only refresh (CAS inactive, RAS active). To minimize buffer delay, the information on the address outputs is inverted from that on the address inputs. OUT<sub>0</sub>-OUT<sub>6</sub> do not need inverters or buffers unless additional drive is required. # Synchronizer/Arbiter The 8202A has three inputs, REFRQ/ALE (pin 34), RD (pin 32) and WR (pin 31). The RD and WR inputs allow an external CPU to request a memory read or write cycle, respectively. The REFRQ/ALE allows refresh requests to be requested external to the 8202A. All three of these inputs may be asynchronous with respect to the 8202A's clock. The arbiter will resolve conflicts between refresh and memory requests, for both pending cycles and cycles in progress. Read and write requests will be given priority over refresh requests. #### **System Operation** The 8202A is always in one of the following states: - a) IDLE - b) TEST Cycle - c) REFRESH Cycle - d) READ Cycle - e) WRITE Cycle The 8202A is normally in the IDLE state. Whenever one of the other cycles is requested, the 8202A will leave the IDLE state to perform the desired cycle. If no other cycles are pending, the 8202A will return to the IDLE state. | Description | Pin # | Normal Function | Option Function | |---------------------------------|-------|-----------------------------------------|-------------------------------| | B1/OP1 | 25 | Bank (RAS) Select | Advanced-Read Mode (see text) | | X <sub>0</sub> /OP <sub>2</sub> | 36 | Crystal Oscillator (8202A-1 or 8202A-3) | External Oscillator | rigure 4. 8202A Option Selection # **Test Cycle** The TEST Cycle is used to check operation of several 8202A internal functions. TEST cycles are requested by activating the RD and WR inputs, independent of PCS. The TEST Cycle will reset the refresh address counter. It will perform a WRITE Cycle if PCS is low. The TEST Cycle should not be used in normal system operation, since it would affect the dynamic RAM refresh. #### **Refresh Cycles** The 8202A has two ways of providing dynamic RAM refresh: - 1) Internal (failsafe) refresh - 2) External (hidden) refresh Both types of 8202A refresh cycles activate all of the RAS outputs, while CAS, WE, SACK, and XACK remain inactive. Internal refresh is generated by the on-chip refresh timer. The timer uses the 8202A clock to ensure that refresh of all rows of the dynamic RAM occurs every 2 milliseconds. If REFRQ is inactive, the refresh timer will request a refresh cycle every 10-16 microseconds. External refresh is requested via the REFRQ input (pin 34). External refresh control is not available when the Advanced-Read mode is selected. External refresh requests are latched, then synchronized to the 8202A clock. The arbiter will allow the refresh request to start a refresh cycle only if the 8202A is not in the middle of a cycle. Simultaneous memory request and external refresh request will result in the memory request being honored first. This 8202A characteristic can be used to "hide" refresh cycles during system operation. A circuit similar to Figure 5 can be used to decode the CPU's instruction fetch status to generate an external refresh request. The refresh request is latched while the 8202A performs the instruction fetch; the refresh cycle will start immediately after the memory cycle is completed, even if the RD input has not gone inactive. If the CPU's instruction decode time is long enough, the 8202A can complete the refresh cycle before the next memory request is generated. Certain system configurations require complete external refresh requests. If external refresh is requested faster than the minimum internal refresh timer (tREF), then, in effect, all refresh cycles will be caused by the external refresh request, and the internal refresh timer will never generate a refresh request. Figure 5. Hidden Refresh #### Read Cycles The 8202A can accept two different types of memory Read requests: - 1) Normal Read, via the RD input - 2) Advanced Read, using the S1 and ALE inputs The user can select the desired Read request configuration via the B1/OP1 hardware strapping option on pin 25. | | Normal Read | Advanced Read | |-------------------|-------------------------|-----------------| | Pin 25 | B1 input | +12 Volt Option | | Pin 32 | RD input | S1 input | | Pin 34 | REFRQ input | ALE input | | # RAM banks | 4 (RAS <sub>0-3</sub> ) | 2 (RAS 2.3) | | Ext. Refresh Req. | Yes | No | Figure 6. 8202A Read Options Normal Reads are requested by activating the RD input, and keeping it active until the 8202A responds with an XACK pulse. The RD input can go inactive as soon as the command hold time (tcHS) is met. Advanced Read cycles are requested by pulsing ALE while S1 is active; if S1 is inactive (low) ALE is ignored. Advanced Read timing is similiar to Normal Read timing, except the falling edge of ALE is used as the cycle start reference. If a Read cycle is requested while a refresh cycle is in progress, then the 8202A will set the internal delayed-SACK latch. When the Read cycle is eventually started, the 8202A will delay the active SACK transition until XACK goes active, as shown in the AC timing diagrams. This delay was designed to compensate for the CPU's READY setup and hold times. The delayed-SACK latch is cleared after every READ cycle. Based on system requirements, either SACK or XACK can be used to generate the CPU READY signal. XACK will normally be used; if the CPU can tolerate an advanced READY, then $\overline{SACK}$ can be used, but only if the CPU can tolerate the amount of advance provided by $\overline{SACK}$ . If $\overline{SACK}$ arrives too early to provide the appropriate number of WAIT states, then either $\overline{XACK}$ or a delayed form of $\overline{SACK}$ should be used. # **Write Cycles** Write cycles are similiar to Normal Read cycles, except for the WE output. WE is held inactive for Read cycles, but goes active for Write cycles. All 8202A Write cycles are "early-write" cycles; WE goes active before CAS goes active by an amount of time sufficient to keep the dynamic RAM output buffers turned off. # **General System Considerations** All memory requests (Normal Reads, Advanced Reads, Writes) are qualified by the $\overline{PCS}$ input. $\overline{PCS}$ should be stable, either active or inactive, prior to the leading edge of $\overline{RD}$ , $\overline{WR}$ , or ALE. Systems which use battery backup should pullup $\overline{PCS}$ to prevent erroneous memory requests, and should also pullup $\overline{WR}$ to keep the 8202A out of its test mode. In order to minimize propagation delay, the 8202A uses an inverting address multiplexer without latches. The system must provide adequate address setup and hold times to guarantee $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ setup and hold times for the RAM. The 8202A tab AC parameter should be used for this system calculation. The B0-B1 inputs are similiar to the address inputs in that they are not latched. B0 and B1 should not be changed during a memory cycle, since they directly control which RAS output is activated. The 8202A uses a two-stage synchronizer for the memory request inputs (RO, WR, ALE), and a separate two stage synchronizer for the external refresh input (REFRQ). As with any synchronizer, there is always a finite probability of metastable states inducing system errors. The 8202A synchronizer was designed to have a system error rate less than 1 memory cycle every three years based on the full operating range of the 8202A. A microprocessor system is concerned with the time data is valid after RD goes low. See Figure 7. In order to calculate memory read access times, the dynamic RAM's A.C. specifications must be examined, especially the RAS-access time (tRAC) and the CAS-access time (tCAC). Most configurations will be CAS-access limited; i.e., the data from the RAM will be stable tcc,max (8202A) + tCAC (RAM) after a memory read cycle is started. Be sure to add any delays (due to buffers, data latches, etc.) to calculate the overall read access time. Since the 8202A normally performs "early-write" cycles, the data must be stable at the RAM data inputs by the time $\overline{CAS}$ goes active, including the RAM's data setup time. If the system does not normally guarantee sufficient write data setup, you must either delay the $\overline{WR}$ input signal or delay the 8202A $\overline{WE}$ output. Delaying the $\overline{\text{WR}}$ input will delay all 8202A timing, including the READY handshake signals, $\overline{\text{SACK}}$ and $\overline{\text{XACK}}$ , which may increase the number of WAIT states generated by the CPU. If the WE output is externally delayed beyond the CAS active transition, then the RAM will use the falling edge of WE to strobe the write data into the RAM. This WE transition should not occur too late during the CAS active transition, or else the WE to CAS requirements of the RAM will not be met. Figure 7. Read Access Time Figure 8. Typical 8088 System # **ABSOLUTE MAXIMUM RATINGS'** | mbient Temperature Under Bias 0°C to 70° | С | |------------------------------------------|----| | Storage Temperature65°C to +150° | С | | /oltage On any Pin | | | With Respect to Ground0.5V to +7V | /4 | | Power Dissipation | ts | \*NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. **D.C. CHARACTERISTICS** $T_A = 0^{\circ}C$ to $70^{\circ}C$ ; $V_{CC} = 5.0V \pm 10\%$ , $V_{CC} = 5.0V \pm 5\%$ for 8202A-3, GND = 0V | Symbol | Parameter | Min | Max | Units | Test Conditions | |------------------|---------------------------------------------------------|------------|--------------|----------|-------------------------------------------------------------------------------| | V <sub>C</sub> | Input Clamp Voltage | | -1.0 | V · | I <sub>C</sub> = -5 mA | | lcc | Power Supply Current | | 270 | mA | | | lF | Forward Input Current CLK All Other Inputs <sup>3</sup> | | -2.0<br>-320 | mA<br>μA | V <sub>F</sub> = 0.45V<br>V <sub>F</sub> = 0.45V | | 1 <sub>R</sub> | Reverse Input Current <sup>3</sup> | | 40 | μΑ | V <sub>R</sub> = V <sub>CC</sub> (Note 1) | | VOL | Output Low Voltage SACK, XACK All Other Outputs | | 0.45<br>0.45 | v<br>v | I <sub>OL</sub> = 5 mA<br>I <sub>OL</sub> = 3 mA | | Vон | Output High Voltage<br>SACK, XACK<br>All Other Outputs | 2.4<br>2.6 | | v<br>v | V <sub>IL</sub> = 0.65V<br>I <sub>OH</sub> = -1 mA<br>I <sub>OH</sub> = -1 mA | | V <sub>I</sub> L | Input Low Voltage | | 0.8 | V | V <sub>CC</sub> = 5.0V (Note 2) | | VIH1 | Input High Voltage | 2.0 | | V | V <sub>CC</sub> = 5.0V | | V <sub>1H2</sub> | Option Voltage | | | · v | (Note 4) | | C <sub>IN</sub> | Input Capacitance | | 30 | pF | F = 1 MHz<br>VBIAS = 2.5V, VCC = 5V<br>TA = 25°C | #### NOTES: - 1. I<sub>R</sub> = 200µA for pin 37 (CLK) for external clock mode. - 2. For test mode RD & WR must be held at GND. - 3. Except for pin 36. - 4. 8202A-1 and 8202A-3 supports both OP<sub>1</sub> and OP<sub>2</sub>. 8202A only supports OP<sub>2</sub>. # A.C. CHARACTERISTICS $T_A$ = 0°C to 70°C, $V_{CC}$ = 5V $\pm$ 10%, $V_{CC}$ = 5V $\pm$ 5% for 8202A-3 Measurements made with respect to $\overline{RAS_0}$ - $\overline{RAS_3}$ , $\overline{CAS}$ , $\overline{WE}$ , $\overline{OUT_0}$ $\overline{OUT_6}$ are at 2.4V and 0.8V. All other pins are measured at 1.5V. All times are in neec. | Symbol | Parameter | Min | Max | Notes | |------------------|------------------------------------------|-----------|-----------|---------------------------------------| | tp | Clock Period | 40 | 54 | | | tPH | External Clock High Time | 20 | | | | tpL | External Clock Low Time—above (>) 20 mHz | 17 | | | | tpL | External Clock Low Time—below (<) 20 mHz | 20 | | | | †RC | Memory Cycle Time | 10tp - 30 | 12tp | 4, 5 | | †REF | Refresh Time (128 cycles — 16K mode) | 264tp | 288tp | | | <sup>t</sup> RP | RAS Precharge Time | 4tp - 30 | | | | trsh | RAS Hold After CAS | 5tp - 30 | | 3 | | t <sub>ASR</sub> | Address Setup to RAS | tp - 30 | | 3 | | <sup>t</sup> RAH | Address Hold From RAS | tp - 10 | | 3 | | tASC | Address Setup to CAS | tp - 30 | | 3 | | <sup>t</sup> CAH | Address Hold from CAS | 5tp - 20 | | 3 | | tCAS | CAS Pulse Width | 5tp - 10 | | | | twcs | WE Setup to CAS | tp - 40 | | | | twch | WE Hold After CAS | 5tp - 35 | | 8 | | tRS | RD, WR, ALE, REFRQ delay from RAS | 5tp | | | | <sup>†</sup> MRP | RD, WR setup to RAS | 0 | | 5 | | †RMS | REFRQ setup to RD, WR | 2tp | | · · · · · · · · · · · · · · · · · · · | | tRMP | REFRQ setup to RAS | 2tp | | 5 | | tPCS | PCS Setup to RD, WR, ALE | 20 | | | | †AL | S1 Setup to ALE | 15 | | | | †LA | S1 Hold from ALE | 30 | | | | tCR | RD, WR, ALE to RAS Delay | tp + 30 | 2tp + 70 | 2 | | tcc | RD, WR, ALE to CAS Delay | 3tp + 25 | 4tp + 85 | 2 | | tsc | CMD Setup to Clock | 15 | | 1 | | tMRS | RD, WR setup to REFRQ | 5 | | | | <sup>†</sup> CA | RD, WR, ALE to SACK Delay | | 2tp + 47 | 2, 9 | | tcx | CAS to XACK Delay | 5tp - 25 | 5tp + 20 | -, - | | tcs | CAS to SACK Delay | 5tp - 25 | 5tp + 40 | 2, 10 | | †ACK | XACK to CAS Setup | 10 | , | | | txw | XACK Pulse Width | tp - 25 | | 7 | | †CK | SACK, XACK turn-off Delay | <u> </u> | 35 | | | tkch | CMD Inactive Hold after SACK, XACK | 10 | - 55 | | | tLL | REFRQ Pulse Width | 20 | | | | tCHS | CMD Hold Time | 30 | | 11 | | tRFR | REFRQ to RAS Delay | | 4tp + 100 | 6 | | tww | WR to WE Delay | 0 | 50 | 8 | | †AD | CPU Address Delay | 0 | 40 | 3 | # **WAVEFORMS** # **Advanced Read Mode** 6-9 205215-001 # WAVEFORMS (cont'd) # **Memory Compatibility Timing** # Write Cycle Timing 205215-001 # inteľ # WAVEFORMS (cont'd) # Read or Write Followed By External Refresh # **External Refresh Followed By Read or Write** #### WAVEFORMS (cont'd) #### **Clock And System Timing** Table 2 8202A Output Test Loading. | Loading. | | | | |------------------------------------|-------------------------|--|--| | Test Load | | | | | Pin | | | | | SACK, XACK | C <sub>L</sub> = 30 pF | | | | OUT <sub>O</sub> -OUT <sub>6</sub> | CL = 160 pF | | | | RASO-RAS3 | Cլ = 60 pF | | | | WE | CL = 224 pF | | | | CAS | C <sub>L</sub> = 320 pF | | | #### NOTES: - t<sub>SC</sub> is a reference point only. ALE, RD, WR, and REFRQ inputs do not have to be externally synchronized to 8202A clock. - 2. If $t_{RS}$ min and $t_{MRS}$ min are met then, $t_{CA},\,t_{CR},$ and $t_{CC}$ are valid, otherwise $t_{CS}$ is valid. - 5. tASR, tRAH, tASC, tCAH, and tRSH depend upon B0-B1 and CPU address remaining stable throughout the memory cycle. The address inputs are not latched by the 8202A. - 4. For back-to-back refresh cycles, tRC max = 13tp - t<sub>RC</sub> max is valid only if t<sub>RMP</sub> min is met (READ, WRITE followed by REFRESH) or t<sub>MRP</sub> min is met (REFRESH followed by READ, WRITE). - 6. there is valid only if the min and the min are met. - txw min applies when RD, WR has already gone high. Otherwise XACK follows RD, WR. - WE goes high according to twcH or tww, whichever occurs first. # A.C. TESTING LOAD CIRCUIT - 9. $t_{CA}$ applies only when in normal $\overline{\text{SACK}}$ mode. - 10. t<sub>CS</sub> applies only when in delayed SACK mode. - 11. t<sub>CHS</sub> must be met only to ensure a SACK active pulse when in delayed SACK mode. XACK will always be activated for at least t<sub>XW</sub> (t<sub>P</sub>-25 nS). Violating t<sub>CHS</sub> min does not otherwise affect device operation. The typical rising and falling characteristic curves for the OUT, RAS, CAS and WE output buffers can be used to determine the effects of capacitive loading on the A.C. Timing Parameters. Using this design tool in conjunction with the timing waveforms, the designer can determine typical timing shifts based on system capacitive load. # A.C. CHARACTERISTICS FOR DIFFERENT CAPACITIVE LOADS #### NOTE: Use the Test Load as the base capacitance for estimating timing shifts for system critical timing parameters. #### **MEASUREMENT CONDITIONS:** $T_A = 25^{\circ}C$ $V_{CC} = +5V$ $t_p = 50 \text{ ns}$ Pins not measured are loaded with the Test Load capacitance. Example: Find the effect on t<sub>CR</sub> and t<sub>CC</sub> using 64 2118 Dynamic RAMs configured in 4 banks. - 1. Determine the typical RAS and CAS capacitance: From the data sheet RAS = 4 pF and CAS = 4 pF. - ∴ RAS load = 64 pF + board capacitance. CAS load = 256 pF + board capacitance. Assume 2 pF/in (trace length) for board capacitance. - From the waveform diagrams, we determine that the falling edge timing is needed for t<sub>CR</sub> and t<sub>CC</sub>. - Next find the curve that best approximates the test load; i.e., 68 pF for RAS and 330 pF for CAS. - If we use 72 pF for RAS loading, then the t<sub>CR</sub> (max.) spec should be increased by about 1 ns. Similarly if we use 288 pF for CAS, then t<sub>CC</sub> (min.) and (max.) should decrease about 1 ns.